需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY41.150 (CNY46.4995) |
| 10+ | CNY38.390 (CNY43.3807) |
| 25+ | CNY36.590 (CNY41.3467) |
| 50+ | CNY35.740 (CNY40.3862) |
| 100+ | CNY34.880 (CNY39.4144) |
| 250+ | CNY32.270 (CNY36.4651) |
| 500+ | CNY31.620 (CNY35.7306) |
产品信息
产品概述
AS4C16M32MD1-5BCN is a 512M (16M x32 bit) mobile DDR SDRAM. It is a 536,870,912 bits synchronous double data rate Dynamic RAM. Each 134,217,728bits bank is organized as 8,192 rows by 1024 columns by 16 bits or 8,192 rows by 512 columns by 32bits, fabricated with Alliance Memory’s high-performance CMOS technology. This device uses double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O balls. Range of operating frequencies, programmable burst lengths and programmable latencies allow the same device to be useful for a variety of high bandwidth and high performance memory system applications.
- Power supply : VDD, VDDQ = 1.7 to 1.95V, 200MHz (max.) clock frequency
- Four internal banks for concurrent operation, LVCMOS interface
- CAS# latency (CL) : 3, precharge : auto precharge option for each burst access
- Normal, 1/2, 1/4, 1/8 driver strength, auto-refresh, self-refresh, 8192cycles/64ms refresh cycles
- Low power consumption, partial array self-refresh (PASR), DDL is not implemented
- Double-data-rate architecture :two data transfers per one clock cycle
- The high-speed data transfer is realized by the 2bits prefetch pipelined architecture
- Bi-directional data strobe (DQS) is transmitted/received with data for capturing data at receiver
- Differential clock inputs (CK and CK#), data mask (DM) for write data
- 90-ball FBGA package, commercial (extended) temperature range from -25°C to 85°C
技术规格
LPDDR1
16M x 32位
FBGA
1.8V
-25°C
-
No SVHC (27-Jun-2024)
512Mbit
200MHz
90引脚
表面安装
85°C
MSL 3 - 168小时
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书