Need more?
Quantity | Price (inc GST) |
---|---|
1+ | CNY696.460 (CNY786.9998) |
10+ | CNY545.330 (CNY616.2229) |
25+ | CNY542.310 (CNY612.8103) |
100+ | CNY540.630 (CNY610.9119) |
Product Information
Product Overview
AD9648 is a monolithic, dual-channel, 14bit, 105MSPS ADC. The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI). A differential clock input controls all internal conversion cycles. An optional duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance. Typical applications include communications, diversity radio systems, multimode digital receivers (3G) (GSM, EDGE, W-CDMA, LTE, CDMA2000, WiMAX, TD-SCDMA), I/Q demodulation systems, smart antenna systems, broadband data applications, battery-powered instruments, hand-held scope meters, portable medical imaging, ultrasound and radar/LIDAR.
- 1.8V analogue supply operation
- 1.8V to 3.3V CMOS output supply or 1.8V LVDS output supply
- SNR = 74.8dBFS at 70MHz and SFDR = 93dBc at 70MHz
- Differential analogue input with 650MHz bandwidth and IF sampling frequencies to 200MHz
- On-chip voltage reference and sample-and-hold circuit and 2V p-p differential analogue input
- Offset binary, Gray code, or twos complement data format and optional clock duty cycle stabilizer
- Integer 1-to-8 input clock divider and data output multiplex option
- Built-in selectable digital test pattern generation and energy-saving power-down modes
- Data clock out with programmable clock and data alignment
- 64 lead LFCSP-VQ-EP package, operating temperature range from -40°C to 85°C
Notes
ADI products are only authorized (and sold) for use by the customer and are not to be resold or otherwise passed on to any third party
Technical Specifications
14bit
Differential
Single
1.9V
64Pins
85°C
-
No SVHC (21-Jan-2025)
105MSPS
Serial, SPI
1.7V
LFCSP-VQ-EP
-40°C
Dual 14-Bit Pipelined ADCs
MSL 3 - 168 hours
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Philippines
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate