Need more?
Quantity | Price (inc GST) |
---|---|
1+ | CNY90.440 (CNY102.1972) |
10+ | CNY89.630 (CNY101.2819) |
25+ | CNY88.820 (CNY100.3666) |
50+ | CNY88.010 (CNY99.4513) |
100+ | CNY87.200 (CNY98.536) |
Product Information
Product Overview
CY2309ZXI-1H is a low cost 3.3V zero delay buffer. It accepts one reference input, and drives out five low skew clocks. This device operates at up to 100-/133MHz frequencies. This has on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. If all output clocks are not required, BankB can be three-stated. The select inputs also allow the input clock to be directly applied to the outputs for chip and system testing purposes. The CY2309 PLLs enter a power-down mode when there are no rising edges on the REF input. In this state, the outputs are three-stated and the PLL is turned off, resulting in less than 25.0μA current draw for these parts. Multiple CY2309 device can accept the same input clock and distribute it. In this case, the skew between the outputs of two devices is guaranteed to be less than 700ps.
- 16-pin TSSOP (4.4mm) package type, industrial range
- 10MHz to 100/133MHz operating range, compatible with CPU and PCI bus frequencies
- Zero input-output propagation delay
- 60ps typical cycle-to-cycle jitter (high drive)
- Multiple low skew outputs, 85ps typical output-to-output skew
- One input drives nine outputs, grouped as 4 + 4 + 1
- Compatible with Pentium-based systems
- Test mode to bypass phase-locked loop (PLL)
- Ambient operating temperature range from 0 to 70°C
Technical Specifications
Clock Buffer
9Outputs
3.6V
16Pins
85°C
-
133.33MHz
3V
TSSOP
-40°C
-
No SVHC (21-Jan-2025)
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Philippines
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate