Notify me when back in stock
Quantity | Price (inc GST) |
---|---|
1+ | CNY121.920 (CNY137.7696) |
10+ | CNY115.490 (CNY130.5037) |
25+ | CNY109.060 (CNY123.2378) |
50+ | CNY108.900 (CNY123.057) |
100+ | CNY108.740 (CNY122.8762) |
Product Information
Product Overview
The MachXO series Complex Programmable Logic Device (CPLD) with low capacity FPGAs, features glue logic, bus bridging, bus interfacing, power-up control and control logic. These devices bring together the best features of CPLD and FPGA devices on a single chip. The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flexible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, high-security, instant-ON capabilities traditionally associated with CPLDs. Finally, advanced process technology and careful design will provide the high pin-to-pin performance also associated with CPLDs. The ispLEVER® design tools from Lattice allow complex designs to be efficiently implemented using the MachXO family of devices. Popular logic synthesis tools provide synthesis library support for MachXO.
- Non-volatile, infinitely reconfigurable
- Sleep mode
- TransFR™ reconfiguration (TFR)
- High I/O to logic density
- Embedded and distributed memory
- Flexible I/O buffer
- sysCLOCK™ PLLs
- System level support
Applications
Industrial
Warnings
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
Technical Specifications
FLASH
74I/O's
100Pins
-
0°C
MachXO2
MSL 3 - 168 hours
640Macrocells
TQFP
3
Surface Mount
85°C
-
No SVHC (21-Jan-2025)
Technical Docs (1)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Malaysia
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate