需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY8.380 (CNY9.4694) |
10+ | CNY8.370 (CNY9.4581) |
50+ | CNY8.360 (CNY9.4468) |
100+ | CNY8.350 (CNY9.4355) |
250+ | CNY8.340 (CNY9.4242) |
500+ | CNY8.330 (CNY9.4129) |
1000+ | CNY8.320 (CNY9.4016) |
2500+ | CNY8.310 (CNY9.3903) |
产品信息
产品概述
The CD74HC299E is a 8-bit CMOS universal Shift Register with 3-state outputs. The register has four synchronous-operating modes controlled by the two select inputs as shown in the mode select (S0, S1) table. The mode select, the serial data (DS0, DS7) and the parallel data (I/O0 - I/O7) respond only to the low-to-high transition of the clock (CP) pulse. S0, S1 and data inputs must be one set-up time prior to the clock positive transition. The MR\ is an asynchronous active low input. When MR\ output is low, the register is cleared regardless of the status of all other inputs. The register can be expanded by cascading same units by tying the serial output (Q0) to the serial data (DS7) input of the preceding register and tying the serial output (Q7) to the serial data (DS0) input of the following register. Recirculating the (n x 8) bits is accomplished by tying the Q7 of the last stage to the DS0 of the first stage.
- Buffered inputs
- Four operating modes - Shift left, shift right, load and store
- Can be cascaded for N-bit word lengths
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
- High noise immunity
- Direct LSTTL input logic compatibility
- CMOS Input compatibility
- 10 LSTTL Loads standard outputs
- 15 LSTTL Loads bus driver outputs
技术规格
74HC299
1元件
DIP
20引脚
6V
74HC
-55°C
-
-
通用
8bit
DIP
2V
三态
74299
125°C
-
No SVHC (27-Jun-2018)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书