有货时请通知我
数量 | 价钱 (含税) |
---|---|
1+ | CNY14.210 (CNY16.0573) |
10+ | CNY12.440 (CNY14.0572) |
50+ | CNY10.310 (CNY11.6503) |
100+ | CNY9.240 (CNY10.4412) |
250+ | CNY8.530 (CNY9.6389) |
500+ | CNY7.960 (CNY8.9948) |
1000+ | CNY7.530 (CNY8.5089) |
2500+ | CNY7.250 (CNY8.1925) |
产品概述
The CD74HC373E is an octal CMOS Transparent Latch with 3-state outputs. This high speed latch is designed for 2 to 6V VCC operation. When the LE input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor.
- Balanced propagation delays and transition times
- Standard outputs drive up to 15 LS-TTL loads
- Significant power reduction compared to LS-TTL logic ICs
技术规格
74HC373
三态非反向
7.8mA
DIP
2V
8位
74373
125°C
-
D型透明
26ns
DIP
20引脚
6V
74HC
-55°C
-
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书