需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY15.130 (CNY17.0969) |
10+ | CNY13.240 (CNY14.9612) |
50+ | CNY10.970 (CNY12.3961) |
100+ | CNY9.840 (CNY11.1192) |
250+ | CNY9.080 (CNY10.2604) |
500+ | CNY8.480 (CNY9.5824) |
1000+ | CNY8.020 (CNY9.0626) |
2500+ | CNY7.720 (CNY8.7236) |
产品信息
产品概述
The CD74HC73E is a high speed CMOS logic dual Negative-Edge-Triggered Flip-flop with J-K reset, clock inputs and Q and Q\ outputs. The CD74HCT73 utilize silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. It exhibits the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads. They change state on the negative-going transition of the clock pulse. Reset is accomplished asynchronously by a low level input. This device is functionally identical to the HC/HCT107 but differs in terminal assignment and in some parametric limits. The HCT logic family is functionally as well as pin compatible with the standard LS logic family.
- Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times
- Asynchronous reset
- Complementary outputs
- Buffered inputs
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
- ±20mA DC input/output diode current
- ±25mA DC drain current
技术规格
74HC73
13ns
5.2mA
DIP
下降沿
2V
74HC
-55°C
-
-
JK
35MHz
DIP
14引脚
互补
6V
7473
125°C
-
No SVHC (27-Jun-2018)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书