有货时请通知我
数量 | 价钱 (含税) |
---|---|
1+ | CNY6.340 (CNY7.1642) |
10+ | CNY6.330 (CNY7.1529) |
50+ | CNY6.320 (CNY7.1416) |
100+ | CNY6.310 (CNY7.1303) |
250+ | CNY6.300 (CNY7.119) |
500+ | CNY6.290 (CNY7.1077) |
1000+ | CNY6.280 (CNY7.0964) |
2500+ | CNY6.270 (CNY7.0851) |
产品概述
The SN74HC112N is a dual negative-edge-triggered J-K Flip-flop with clear and preset. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the CLK pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. This versatile flip-flop performs as toggle flip-flop by tying J and K high.
- Outputs can drive up to 10 LSTTL loads
- 13ns Typical tpd
- ±4mA Output drive at 5V
- 1µA Maximum low input current
- 40µA Maximum low power consumption
技术规格
74HC112
13ns
5.2mA
DIP
下降沿
2V
74HC
-40°C
-
-
JK
24MHz
DIP
16引脚
互补
6V
74112
85°C
-
No SVHC (27-Jun-2018)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书