有货时请通知我
数量 | 价钱 (含税) |
---|---|
1+ | CNY15.930 (CNY18.0009) |
10+ | CNY13.940 (CNY15.7522) |
50+ | CNY11.550 (CNY13.0515) |
100+ | CNY10.360 (CNY11.7068) |
250+ | CNY9.560 (CNY10.8028) |
500+ | CNY8.930 (CNY10.0909) |
1000+ | CNY8.450 (CNY9.5485) |
2500+ | CNY8.120 (CNY9.1756) |
产品信息
产品概述
The SN74HC165D is a 8-bit Parallel-load Shift Register features a clock-inhibit (CLK INH) function and a complementary serial (QH) output. The 8-bit parallel-load shift register that, when clocked, shift the data toward a serial (QH) output. Parallel-in access to each stage is provided by eight individual direct data (A-H) inputs that are enabled by a low level at the shift/load (SH/LD) input. Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH should be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. While SH/LD is low, the parallel inputs to the register are enabled independently of the levels of the CLK, CLK INH or serial (SER) inputs.
- Outputs can drive up to 10 LSTTL loads
- Low power consumption, 80µA maximum ICC
- 13ns Typical TPD
- ±4mA Output drive at 5V
- Low input current of 1μA (maximum)
- Complementary outputs
- Direct overriding load (data) inputs
- Gated clock inputs
- Parallel-to-serial data conversion
- Green product and no Sb/Br
技术规格
74HC165
1元件
SOIC
74HC
-
并行至串行、串行至串行
SOIC
差分
74165
-
SN74HC165D 的替代之选
找到 2 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书