有货时请通知我
数量 | 价钱 (含税) |
---|---|
5+ | CNY2.700 (CNY3.051) |
10+ | CNY1.670 (CNY1.8871) |
100+ | CNY1.270 (CNY1.4351) |
500+ | CNY1.200 (CNY1.356) |
1000+ | CNY1.120 (CNY1.2656) |
5000+ | CNY1.100 (CNY1.243) |
10000+ | CNY1.080 (CNY1.2204) |
产品信息
产品概述
The SN74HC573ADWR is an octal transparent D Latch with 3-state outputs. It is designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs respond to the data (D) inputs. When LE is low, the outputs are latched to retain the data that was set up. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor.
- High-current 3-state outputs drive bus lines directly or up to 15 LSTTL loads
- Bus-structured pinout
- 80µA Maximum low power consumption
- 21ns Propagation delay (typical)
- ±6mA Output drive at 5V
- 1µA Maximum low input current
- Green product and no Sb/Br
技术规格
74HC573
三态
-
SOIC
2V
8位
74573
85°C
-
D型透明
43ns
SOIC
20引脚
6V
74HC
-40°C
-
技术文档 (1)
SN74HC573ADWR 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书