需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY4.200 (CNY4.746) |
10+ | CNY2.640 (CNY2.9832) |
100+ | CNY2.040 (CNY2.3052) |
500+ | CNY2.000 (CNY2.260) |
1000+ | CNY1.950 (CNY2.2035) |
2500+ | CNY1.910 (CNY2.1583) |
5000+ | CNY1.860 (CNY2.1018) |
产品概述
The SN74LVTH125DBR is a quadruple Bus Buffer designed specifically for low-voltage (3.3V) VCC operation, but with the capability to provide a TTL interface to a 5V system environment. It features independent line drivers with 3-state outputs. Each output is in the high-impedance state when the associated output-enable (OE)\ input is high. Active bus-hold circuitry holds unused or un-driven inputs at a valid logic state. Use of pull-up/pull-down resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5V, OE\ should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- Supports mixed-mode signal operation
- IOFF and power-up 3-state support hot insertion
- Bus hold on data inputs eliminates the need for external pull-up/pull-down resistors
- Latch-up performance exceeds 500mA per JESD 17
- <lt/>0.8V at VCC = 3.3V, TA = 25°C VOLP (output ground bounce)
- Green product and no Sb/Br
技术规格
缓冲、非反相
SSOP
14引脚
3.6V
74125
85°C
-
No SVHC (27-Jun-2018)
74LVT125
SSOP
2.7V
74LVT
-40°C
-
MSL 1 -无限制
SN74LVTH125DBR 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书