需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY41.820 (CNY47.2566) |
10+ | CNY36.600 (CNY41.358) |
25+ | CNY30.330 (CNY34.2729) |
50+ | CNY27.190 (CNY30.7247) |
100+ | CNY25.100 (CNY28.363) |
250+ | CNY23.420 (CNY26.4646) |
500+ | CNY22.170 (CNY25.0521) |
1000+ | CNY21.330 (CNY24.1029) |
产品信息
产品概述
AS4C16M16MD1-6BCN is a 256Mb mobile 268,435,456bits synchronous double data rate dynamic RAM. Each 67,108,864 bits bank is organized as 8,192 rows by 512 columns by 16bits, fabricated with Alliance Memory's high-performance CMOS technology. This device uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O balls. The range of operating frequencies, programmable burst lengths, and programmable latencies allow the same device to be useful for a variety of high bandwidth and high-performance memory system applications.
- VDD/VDDQ = 1.7 to 1.95V, data width: x16, bidirectional, data strobe (DQS)
- Partial array self-refresh (PASR), auto temperature-compensated self-refresh (ATCSR)
- Power down mode, deep power down mode (DPD mode), programmable output buffer driver strength
- Four internal banks for concurrent operation, data mask (DM) for write data
- Clock stop capability during idle periods, auto pre-charge option for each burst access
- Double data rate for data output, differential clock inputs (CK and active-low CK )
- Burst length: 2, 4, 8 and 16, burst type: sequential or interleave
- 64ms refresh period, LVCMOS interface, 166MHz clock rate
- 60-ball FPBGA package
- Extended temperature range from -30°C to +85°C
技术规格
LPDDR1
16M x 16位
FPBGA
1.8V
-30°C
-
256Mbit
166MHz
60引脚
表面安装
85°C
No SVHC (27-Jun-2024)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书