108 您现在可以预订货品了
数量 | 价钱 (含税) |
---|---|
1+ | CNY43.930 (CNY49.6409) |
10+ | CNY40.920 (CNY46.2396) |
25+ | CNY39.080 (CNY44.1604) |
50+ | CNY37.650 (CNY42.5445) |
100+ | CNY36.210 (CNY40.9173) |
250+ | CNY35.480 (CNY40.0924) |
500+ | CNY34.750 (CNY39.2675) |
产品信息
产品概述
AS4C4M32SA-6TIN is a high-speed, 128Mb CMOS synchronous DRAM containing 134,217,728Mbits. It is internally configured as a quad 1M x 32 DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 1M x 32-bit banks is organized as 4096 rows by 256 columns by 32 bits. Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of a BankActivate command which is then followed by a read or write command. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. By having a programmable mode register, the system can choose the most suitable modes to maximize its performance. It is well suited for applications requiring high memory bandwidth.
- Fully synchronous operation, internal pipelined architecture
- Four internal banks (1M x 32-bit x 4bank)
- Programmable mode, CAS latency: 2 or 3, burst length: 1, 2, 4, 8, or full page
- Burst type: sequential and interleaved, burst-read-single-write
- Burst stop function, individual byte controlled by DQM0-3
- Auto refresh and self-refresh, 4096 refresh cycles/64ms
- Single 3.3V ±0.3V power supply, LVTTL interface
- 166MHz maximum clock
- 86-pin TSOP II package
- Industrial temperature range from -40°C to +85°C
技术规格
SDRAM
4M x 32位
TSOP-II
3.3V
-40°C
-
128Mbit
166MHz
86引脚
表面安装
85°C
No SVHC (27-Jun-2024)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书