Need more?
Quantity | Price (inc GST) |
---|---|
5+ | CNY2.290 (CNY2.5877) |
10+ | CNY1.200 (CNY1.356) |
100+ | CNY0.971 (CNY1.0972) |
500+ | CNY0.955 (CNY1.0792) |
1000+ | CNY0.939 (CNY1.0611) |
5000+ | CNY0.923 (CNY1.043) |
10000+ | CNY0.906 (CNY1.0238) |
Product Information
Product Overview
The SN74LV165APWR is a 8-bit parallel-load Shift Register designed for 2 to 5.5V VCC operation. When it is clocked, data is shifted toward the serial output QH. parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the shift/load (SH/LD) input. It features a clock-inhibit function and a complemented serial output, QH. clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD\ is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. parallel loading is inhibited when SH/LD\ is held high. The parallel inputs to the register are enabled while SH/LD\ is held low, independently of the levels of CLK, CLK INH or SER.
- Support mixed-mode voltage operation on all ports
- Ioff Supports partial-power-down mode operation
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
Applications
Aerospace, Defence, Military, Avionics, Medical
Technical Specifications
74LV165
1 Element
TSSOP
16Pins
5.5V
74LV
-40°C
-
Parallel to Serial
8bit
TSSOP
2V
Differential
74165
85°C
-
Technical Docs (1)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:China
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate