Need more?
Quantity | Price (inc GST) |
---|---|
1+ | CNY3.610 (CNY4.0793) |
10+ | CNY2.270 (CNY2.5651) |
100+ | CNY1.750 (CNY1.9775) |
500+ | CNY1.720 (CNY1.9436) |
1000+ | CNY1.690 (CNY1.9097) |
2500+ | CNY1.530 (CNY1.7289) |
5000+ | CNY1.510 (CNY1.7063) |
Product Information
Product Overview
The SN74LVC2G132DCTR is a dual 2-input NAND Gate with Schmitt-trigger inputs. The device performs the Boolean function Y = (A • B)\ or Y = A\ + B\ in positive logic. The device functions as two independent inverters, but because of Schmitt action, it has different input threshold levels for positive-going (VT+) and negative-going (VT-) signals. This device can be triggered from the slowest of input ramps and still give clean jitter-free output signals. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- ±24mA Output drive at 3.3V
- <lt/>0.8V at VCC = 3.3V (typical) VOLP (Output ground bounce)
- <gt/>2V at VCC = 3.3V Typical VOHV (Output VOH undershoot)
- 10µA Maximum ICC low power consumption
- Inputs accept voltages to 5.5V
- Maximum tpd of 5.3ns at 3.3V
- Ioff supports live insertion, partial power down mode and back drive protection
- ESD protection exceeds JESD 22
- Latch-up performance exceeds 100mA per JESD 78, Class II
Applications
Industrial
Technical Specifications
NAND Gate
2Inputs
SSOP
74LVC2G132
1.65V
With Schmitt Trigger Input
-40°C
Dual
8Pins
SSOP
74LVC
5.5V
-
85°C
Technical Docs (1)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Japan
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate