需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY10.680 (CNY12.0684) |
| 10+ | CNY5.820 (CNY6.5766) |
| 100+ | CNY4.040 (CNY4.5652) |
| 500+ | CNY3.640 (CNY4.1132) |
| 1000+ | CNY3.300 (CNY3.729) |
| 2500+ | CNY2.980 (CNY3.3674) |
| 5000+ | CNY2.660 (CNY3.0058) |
产品信息
产品概述
The SN74LVC2G132DCTR is a dual 2-input NAND Gate with Schmitt-trigger inputs. The device performs the Boolean function Y = (A • B)\ or Y = A\ + B\ in positive logic. The device functions as two independent inverters, but because of Schmitt action, it has different input threshold levels for positive-going (VT+) and negative-going (VT-) signals. This device can be triggered from the slowest of input ramps and still give clean jitter-free output signals. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- ±24mA Output drive at 3.3V
- <lt/>0.8V at VCC = 3.3V (typical) VOLP (Output ground bounce)
- <gt/>2V at VCC = 3.3V Typical VOHV (Output VOH undershoot)
- 10µA Maximum ICC low power consumption
- Inputs accept voltages to 5.5V
- Maximum tpd of 5.3ns at 3.3V
- Ioff supports live insertion, partial power down mode and back drive protection
- ESD protection exceeds JESD 22
- Latch-up performance exceeds 100mA per JESD 78, Class II
技术规格
NAND门
2Inputs
SSOP
74LVC2G132
1.65V
带施密特触发器输入
-40°C
MSL 1 -无限制
双
8引脚
SSOP
74LVC
5.5V
-
85°C
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Japan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书