打印页面
1,343 有货
需要更多?
1343 件可于 5-6 个工作日内送达(英国 库存)
数量 | 价钱 (含税) |
---|---|
1+ | CNY3.670 (CNY4.1471) |
10+ | CNY2.310 (CNY2.6103) |
100+ | CNY1.780 (CNY2.0114) |
500+ | CNY1.750 (CNY1.9775) |
1000+ | CNY1.710 (CNY1.9323) |
2500+ | CNY1.560 (CNY1.7628) |
5000+ | CNY1.550 (CNY1.7515) |
包装规格:单件(切割供应)
最低: 1
多件: 1
CNY3.67 (CNY4.15 含税)
添加部件编号/注释行
此订单的信息已添加到您的订单确认邮件、发票和发货通知中。
该代码将添加到订单确认、发票、发货通知、订单确认电子邮件和产品标签中。
产品概述
The SN74LVC2G132DCTR is a dual 2-input NAND Gate with Schmitt-trigger inputs. The device performs the Boolean function Y = (A • B)\ or Y = A\ + B\ in positive logic. The device functions as two independent inverters, but because of Schmitt action, it has different input threshold levels for positive-going (VT+) and negative-going (VT-) signals. This device can be triggered from the slowest of input ramps and still give clean jitter-free output signals. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- ±24mA Output drive at 3.3V
- <lt/>0.8V at VCC = 3.3V (typical) VOLP (Output ground bounce)
- <gt/>2V at VCC = 3.3V Typical VOHV (Output VOH undershoot)
- 10µA Maximum ICC low power consumption
- Inputs accept voltages to 5.5V
- Maximum tpd of 5.3ns at 3.3V
- Ioff supports live insertion, partial power down mode and back drive protection
- ESD protection exceeds JESD 22
- Latch-up performance exceeds 100mA per JESD 78, Class II
技术规格
逻辑功能
NAND门
输入数量
2Inputs
封装类型
SSOP
产品范围
74LVC2G132
电源电压最小值
1.65V
施密特触发器输入
带施密特触发器输入
工作温度最小值
-40°C
元件数量
双
针脚数
8引脚
IC 外壳 / 封装
SSOP
逻辑芯片系列
74LVC
电源电压最大值
5.5V
输出电流
-
工作温度最高值
85°C
技术文档 (1)
法律与环境
原产地:
进行最后一道重要生产流程所在的地区原产地:Japan
进行最后一道重要生产流程所在的地区
进行最后一道重要生产流程所在的地区原产地:Japan
进行最后一道重要生产流程所在的地区
税则号:85423990
US ECCN:EAR99
EU ECCN:NLR
RoHS 合规:是
RoHS
RoHS 邻苯二甲酸盐合规:是
RoHS
下载产品合规证书
产品合规证书
重量(千克):.000057