需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY91.460 (CNY103.3498) |
10+ | CNY90.540 (CNY102.3102) |
25+ | CNY89.610 (CNY101.2593) |
50+ | CNY88.680 (CNY100.2084) |
100+ | CNY87.750 (CNY99.1575) |
产品信息
产品概述
CY2304SXI-1 is a CY2304 zero delay buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip phase-locked loop (PLL) that locks to an input clock presented on the REF pin. The PLL feedback is required to be driven into the FBK pin, and can be obtained from one of the outputs. It can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 500ps. The PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off, resulting in less than 25μA of current draw.
- Zero input-output propagation delay, adjustable by capacitive load on FBK input
- Multiple configurations
- Multiple low-skew outputs
- Supply voltage range from 3 to 3.6V
- 8-pin SOIC (150 Mils) package
- Industrial temperature range
- Operating ambient temperature range from 0 to 70°C
技术规格
时钟缓冲器
4输出
3.6V
8引脚
85°C
-
133.33MHz
3V
SOIC
-40°C
-
No SVHC (21-Jan-2025)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Philippines
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书