需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY99.180 (CNY112.0734) |
10+ | CNY98.560 (CNY111.3728) |
25+ | CNY97.930 (CNY110.6609) |
50+ | CNY97.300 (CNY109.949) |
100+ | CNY96.670 (CNY109.2371) |
产品信息
产品概述
CY2308ZXI-1H is a CY2308 3.3V zero delay buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven from external FBK pin, so user has flexibility to choose any one of the outputs as feedback input and connect it to FBK pin. The input-to-output skew is less than 250ps and output-to-output skew is less than 200ps. The input clock is directly applied to the output for chip and system testing purposes by the select inputs. It accepts the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is less than 700ps.
- It is the high drive version of the -1 and rise and fall times on this device are much faster
- Zero input-output propagation delay, adjustable by capacitive load on FBK input
- Multiple low skew outputs
- Two banks of four outputs, three-stateable by two select inputs
- 10MHz to 133MHz operating range
- 75ps typical cycle-to-cycle jitter (15pF, 66MHz)
- Industrial temperature range from –40°C to +85°C
- 16-pin TSSOP package
技术规格
时钟缓冲器
8输出
3.6V
16引脚
85°C
-
133.33MHz
3V
TSSOP
-40°C
-
No SVHC (21-Jan-2025)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Philippines
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书