需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY167.250 (CNY188.9925) |
| 10+ | CNY154.860 (CNY174.9918) |
| 25+ | CNY148.360 (CNY167.6468) |
| 50+ | CNY145.820 (CNY164.7766) |
| 100+ | CNY139.480 (CNY157.6124) |
产品信息
产品概述
CY7C1051H30-10ZSXI is a high-performance CMOS fast static RAM device with embedded ECC. To access the device, assert the chip enable (active low CE) input LOW. To perform data writes, assert the Write Enable (active low WE) input LOW, and provide the data and address on the device data pins (I/O0 through I/O15) and address pins (A0 through A18) respectively. The Byte High Enable (active low BHE) and Byte Low Enable (active low BLE) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified. BHE controls I/O8 through I/O15 and BLE controls I/O0 through I/O7. To perform data reads, assert the Output Enable (active low OE) input and provide the required address on the address lines. Read data is accessible on I/O lines (I/O0 through I/O15). It can perform byte accesses by asserting the required byte enable signal (active low BHE or active low BLE) to read either the upper byte or the lower byte of data from the specified address location.
- Embedded error-correcting code (ECC) for single-bit error correction
- Transistor-transistor logic (TTL) compatible inputs and outputs
- Operating voltage range from 2.2V to 3.6V
- Input leakage current range from -1.0 to +1.0µA (GND < VIN < VCC)
- Operating supply current is 90.0mA typ (VCC = Max, IOUT = 0mA, f = 100MHz)
- Input capacitance is 10pF (TA = 25°C, f = 1MHz, VCC = VCC(typ))
- I/O capacitance is 10pF (TA = 25°C, f = 1MHz, VCC = VCC(typ))
- VCC for data retention is 1.0V minimum
- Operation recovery time is 10.0ns minimum (VCC > 2.2V)
- 44-pin TSOP II package, industrial temperature range from -40 to 85°C
技术规格
异步SRAM
512K x 16位
44引脚
3.6V
-
-40°C
-
8Mbit
TSOP
2.2V
-
表面安装
85°C
No SVHC (21-Jan-2025)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书