需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY285.160 (CNY322.2308) |
5+ | CNY282.230 (CNY318.9199) |
10+ | CNY279.290 (CNY315.5977) |
25+ | CNY276.360 (CNY312.2868) |
50+ | CNY273.430 (CNY308.9759) |
产品信息
产品概述
CY7C1380KV33-167AXI is a pipelined SRAM with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive edge triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining chip enable (active low CE1), depth-expansion chip enables (active low CE2 and CE3), burst control inputs (ADSC, ADSP, and active low ADV), write enables (active low BWX, and active low BWE), and global write (active low GW). Asynchronous inputs include the output enable (active low OE) and the ZZ pin. Address and chip enable is registered at rising edge of clock when address strobe processor (active low ADSP) or address strobe controller (active low ADSC) is active. Subsequent burst address can be internally generated as this is controlled by the advance pin (active low ADV).
- 65nm process technology, 3.3V VDD, 167MHz speed
- Registered inputs and outputs for pipelined operation
- 3.4ns maximum access time, 163mA maximum operating current
- Provides high performance 3-1-1-1 access rate
- Separate processor and controller address strobes
- Synchronous self-timed write, asynchronous output enable, single cycle chip deselect
- IEEE 1149.1 JTAG-compatible boundary scan
- Power supply voltage range from 3.135 to 3.6V
- Input/output capacitance is 5pF (TA=25°C, f=1MHz, VDD=3.3V, VDDQ=2.5V)
- 100-pin TQFP package, industrial temperature range from -40 to +85°C
警告
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
技术规格
管道式SRAM
512K x 36位
100引脚
3.63V
167MHz
-40°C
-
No SVHC (21-Jan-2025)
18Mbit
TQFP
3.135V
3.3V
表面安装
85°C
MSL 3 - 168小时
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书