产品信息
产品概述
S25FL128SAGMFV003 is a S25FL128S FL-S flash memory. This family of devices connect to a host system via a SPI. Traditional SPI single bit serial input and output (single I/O or SIO) is supported as well as optional two bit (dual I/O or DIO) and four bit (Quad I/O or QIO) serial commands. This multiple width interface is called SPI Multi-I/O or MIO. In addition, the FL-S family adds support for DDR read commands for SIO, DIO, and QIO that transfer address and read data on both edges of the clock. The Eclipse architecture features a page programming buffer that allows up to 128 words (256 bytes) or 256 words (512 bytes) to be programmed in one operation, resulting in faster effective programming and erase than prior generation SPI program or erase algorithms.
- 128MB density, 133MHz speed, 65-nm MIRRORBIT™ process technology
- Uniform 64KB sectors with Hybrid 4KB sectors
- Normal, fast, dual, quad, fast DDR, dual DDR, quad DDR read commands
- Common flash interface (CFI) data for configuration information
- Quad-input page programming (QPP) for slow clock systems
- 100,000 minimum program-erase cycles, 20 year minimum data retention cycling endurance
- Individual sector protection controlled by boot code or password
- Core supply voltage range from 2.7V to 3.6V
- 16-pin SO package, industrial plus temperature range from -40°C to + 105°C
警告
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
技术规格
串行NOR
128Mbit
16M x 8位
SPI
WSOIC
133MHz
-
3.6V
表面安装
105°C
MSL 3 - 168小时
128Mbit
16M x 8位
SPI
WSOIC
16引脚
133MHz
2.7V
-
-40°C
3V Serial NOR Flash Memories
No SVHC (25-Jun-2025)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书