1,224 您现在可以预订货品了
数量 | 价钱 (含税) |
---|---|
1+ | CNY20.400 (CNY23.052) |
10+ | CNY19.060 (CNY21.5378) |
25+ | CNY18.070 (CNY20.4191) |
50+ | CNY17.860 (CNY20.1818) |
100+ | CNY17.640 (CNY19.9332) |
250+ | CNY17.080 (CNY19.3004) |
500+ | CNY16.660 (CNY18.8258) |
1000+ | CNY16.160 (CNY18.2608) |
产品信息
产品概述
MT41J128M16JT-093:K is a DDR3 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR3 SDRAM input receiver. DQS is centre-aligned with data for WRITEs. The read data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes. Read and write accesses to the DDR3 SDRAM are burst-oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence.
- 128M16 configuration, tCK = 0.938ns, CL = 14 cycle time
- Differential bidirectional data strobe, 8n-bit prefetch architecture
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS READ latency (CL), posted CAS additive latency (AL)
- Programmable CAS WRITE latency (CWL) based on tCK
- Self refresh temperature (SRT), automatic self refresh (ASR), write levelling
- Fixed burst length (BL) of 8 and burst chop (BC) of 4 (via the mode register set [MRS])
- Industrial temperature range from -40°C to +95°C
- Package style is 96-ball FBGA
技术规格
DDR3
128M x 16位
FBGA
1.5V
0°C
-
2Gbit
1.066GHz
96引脚
表面安装
95°C
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:China
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书