打印页面
87 有货
需要更多?
87 件可于 5-6 个工作日内送达(英国 库存)
数量 | 价钱 (含税) |
---|---|
1+ | CNY38.090 (CNY43.0417) |
10+ | CNY35.490 (CNY40.1037) |
25+ | CNY34.430 (CNY38.9059) |
50+ | CNY33.620 (CNY37.9906) |
100+ | CNY32.790 (CNY37.0527) |
250+ | CNY31.760 (CNY35.8888) |
500+ | CNY30.970 (CNY34.9961) |
包装规格:每个
最低: 1
多件: 1
CNY38.09 (CNY43.04 含税)
添加部件编号/注释行
此订单的信息已添加到您的订单确认邮件、发票和发货通知中。
该代码将添加到订单确认、发票、发货通知、订单确认电子邮件和产品标签中。
产品概述
MT47H64M16NF-25E AAT:M is a DDR2 SDRAM. It uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the DDR2 SDRAM consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bitwide, one-half-clock-cycle data transfers at the I/O balls.
- Operating voltage range is 1.8V (VDD CMOS)
- 64Meg x 16 configuration, automotive qualified
- Packaging style is 84-ball FBGA, 8mm x 12.5mm
- Timing (cycle time) is 2.5ns at CL = 5 (DDR2-800)
- Automotive temperature range is –40°C to +105°C, 8D response time
- Data rate is 800MT/s, JEDEC-standard 1.8V I/O (SSTL_18-compatible)
- 4n-bit prefetch architecture, duplicate output strobe (RDQS) option for x8
- Programmable CAS latency (CL), posted CAS additive latency (AL)
- WRITE latency = READ latency - 1 ᵗCK, adjustable data-output drive strength
- 64ms, 8192-cycle refresh, supports JEDEC clock jitter specification
技术规格
DRAM类型
DDR2
记忆配置
64M x 16位
IC 外壳 / 封装
TFBGA
额定电源电压
1.8V
工作温度最小值
-40°C
产品范围
-
存储密度
1Gbit
时钟频率最大值
400MHz
针脚数
84引脚
芯片安装
表面安装
工作温度最高值
105°C
法律与环境
原产地:
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
税则号:85423239
US ECCN:EAR99
EU ECCN:NLR
RoHS 合规:是
RoHS
RoHS 邻苯二甲酸盐合规:是
RoHS
下载产品合规证书
产品合规证书
重量(千克):.000001