需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY32.280 (CNY36.4764) |
10+ | CNY30.070 (CNY33.9791) |
25+ | CNY28.540 (CNY32.2502) |
50+ | CNY28.500 (CNY32.205) |
100+ | CNY27.740 (CNY31.3462) |
250+ | CNY26.930 (CNY30.4309) |
500+ | CNY26.270 (CNY29.6851) |
1000+ | CNY25.750 (CNY29.0975) |
产品概述
MT47H64M16NF-25E IT:M is a DDR2 SDRAM. The DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single READ or WRITE operation for the DDR2 SDRAM effectively consists of a single 4n-bit-wide, two-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. The DDR2 SDRAM provides for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst read of eight with another read or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- VDD = 1.8V ±0.1V, VDDQ = 1.8V ±0.1V
- JEDEC-standard 1.8V I/O (SSTL-18-compatible)
- 4n-bit prefetch architecture, duplicate output strobe (RDQS) option for x8
- DLL to align DQ and DQS transitions with CK, 8 internal banks for concurrent operation
- Programmable CAS latency (CL), posted CAS additive latency (AL)
- Adjustable data-output drive strength, 64ms, 8192-cycle refresh
- Supports JEDEC clock jitter specification
- 64 Meg x 16 (8 Meg x 16 x 8 banks) configuration
- 84-ball FBGA package, 2.5ns at CL = 5 (DDR2-800) timing – cycle time
- Industrial operating temperature range from -40°C ≤ TC ≤ +95°C
技术规格
DDR2
64M x 16位
FBGA
1.8V
-40°C
-
1Gbit
400MHz
84引脚
表面安装
95°C
No SVHC (17-Dec-2015)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Singapore
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书