需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY38.890 (CNY43.9457) |
10+ | CNY36.090 (CNY40.7817) |
25+ | CNY35.150 (CNY39.7195) |
50+ | CNY34.290 (CNY38.7477) |
100+ | CNY33.910 (CNY38.3183) |
250+ | CNY33.530 (CNY37.8889) |
500+ | CNY33.140 (CNY37.4482) |
产品信息
产品概述
MT48LC4M16A2P-6A IT:J is a SDR SDRAM. The 64Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 67,108,864 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 16,777,216-bit banks are organized as 4096 rows by 1024 columns by 4 bits. Each of the x8’s 16,777,216-bit banks are organized as 4096 rows by 512 columns by 8 bits. Each of the x16’s 16,777,216-bit banks are organized as 4096 rows by 256 columns by 16 bits. The 64Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.
- Fully synchronous; all signals registered on positive edge of system clock
- Internal, pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Auto precharge, includes concurrent auto precharge and auto refresh modes
- LVTTL-compatible inputs and outputs
- Single 3.3V ±0.3V power supply
- Timing – cycle time : 6ns at CL = 3
- 4 Meg x 16
- 54-pin TSOP II package
- Industrial operating temperature range from -40°C to +85°C
警告
该产品的市场需求较大, 导致交货时间延长。交货日期可能会有延迟。该产品不在折扣范围内。
技术规格
SDR
64Mbit
4M x 16位
167MHz
TSOP-II
3.3V
-40°C
-
64Mbit
4M x 16位
167MHz
TSOP-II
54引脚
表面安装
85°C
No SVHC (17-Dec-2015)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Singapore
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书