有货时请通知我
数量 | 价钱 (含税) |
---|---|
1+ | CNY114.540 (CNY129.4302) |
10+ | CNY94.310 (CNY106.5703) |
25+ | CNY85.120 (CNY96.1856) |
50+ | CNY78.860 (CNY89.1118) |
100+ | CNY72.590 (CNY82.0267) |
250+ | CNY70.790 (CNY79.9927) |
产品信息
产品概述
The NB6N14SMNG is a 3.3V 1:4 AnyLevel differential input to LVDS fan-out buffer/translator in 16 pin QFN package. This differential 1:4 clock or data receiver and will accept AnyLevel differential input signals, LVPECL, CML or LVDS. These signals will be translated to LVDS and four identical copies of clock or data will be distributed, operating up to 2GHz or 2.5Gb/s, respectively. As such, the NB6N14S is ideal for SONET, GigE, fibre channel, backplane and other clock or data distribution applications. It has a wide input common mode range from GND + 50mV to VCC - 50mV. Combined with the 50 ohm internal termination resistors at the inputs, the NB6N14S is ideal for translating a variety of differential or single ended clock or data signals to 350mV typical LVDS output levels.
- Maximum input clock frequency <gt/> 2GHz
- Maximum input data rate <gt/> 2.5Gb/s
- 1ps maximum RMS clock jitter
- Typically 10ps data dependent jitter
- 380ps typical propagation delay
- 120ps typical rise and fall times
- Vref_ac reference output
- TIA/EIA - 644 compliant
- Functionally compatible with existing 3.3V LVEL, LVEP, EP and SG devices
技术规格
扇出缓冲, 转换器
4输出
3.6V
16引脚
CML, LVDS, LVPECL
85°C
MSL 1 -无限制
2GHz
3V
QFN
LVDS
-40°C
-
No SVHC (27-Jun-2024)
NB6N14SMNG 的替代之选
找到 1 件产品
相关产品
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书