需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY61.770 (CNY69.8001) |
| 10+ | CNY43.840 (CNY49.5392) |
| 25+ | CNY41.820 (CNY47.2566) |
| 50+ | CNY39.070 (CNY44.1491) |
| 100+ | CNY36.310 (CNY41.0303) |
| 250+ | CNY34.650 (CNY39.1545) |
| 500+ | CNY31.590 (CNY35.6967) |
产品信息
产品概述
8SLVD1204-33NLGI8 is a high-performance differential LVDS fanout buffer in a 16 pin VFQFPN package. The device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. The 8SLVD1204-33 is characterized to operate from a 3.3V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8SLVD1204-33 ideal for those clock distribution applications demanding well-defined performance and repeatability. Two selectable differential inputs and four low skew outputs are available. The integrated bias voltage reference enables easy interfacing of single-ended signals to the device inputs. The device is optimized for low power consumption and low additive phase noise.
- Two selectable differential clock input pairs and 4 low skew, low additive jitter LVDS output pairs
- Differential PCLKx, nPCLKx pairs can accept the following differential input levels: LVDS, LVPECL
- Maximum input clock frequency: 2GHz
- LVCMOS/LVTTL interface levels for the control input select pin
- Output skew: 20ps (maximum), propagation delay: 310ps (maximum)
- Low additive phase jitter, RMS; fREF = 156.25MHz, VPP = 1V, 10KHz - 20MHz: 100fs (maximum)
- Full 3.3V supply voltage
- Ambient operating temperature range from- 40°C to 85°C
技术规格
扇出缓冲
4输出
3.465V
16引脚
85°C
-
No SVHC (25-Jun-2025)
2GHz
3.135V
VFQFPN
-40°C
-
MSL 3 - 168小时
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书