需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY6.940 (CNY7.8422) |
| 10+ | CNY4.260 (CNY4.8138) |
| 100+ | CNY3.930 (CNY4.4409) |
| 500+ | CNY3.600 (CNY4.068) |
| 1000+ | CNY3.260 (CNY3.6838) |
| 2500+ | CNY3.180 (CNY3.5934) |
| 5000+ | CNY3.030 (CNY3.4239) |
产品概述
The CD74HCT373E is an octal CMOS Transparent D Latch with 3-state outputs. When the LE input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking capability of the driver.
- Balanced propagation delays and transition times
- Standard outputs drive up to 10 LS-TTL loads
- Significant power reduction compared to LS-TTL logic ICs
- Inputs are TTL-voltage compatible
技术规格
74HCT373
三态
6mA
DIP
4.5V
8位
74373
125°C
-
No SVHC (27-Jun-2018)
D型透明
32ns
DIP
20引脚
5.5V
74HCT
-55°C
-
-
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书