打印页面
2 有货
需要更多?
2 件可于 5-6 个工作日内送达(英国 库存)
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY7.030 (CNY7.9439) |
| 10+ | CNY6.700 (CNY7.571) |
| 50+ | CNY6.350 (CNY7.1755) |
| 100+ | CNY6.010 (CNY6.7913) |
| 250+ | CNY5.670 (CNY6.4071) |
| 500+ | CNY5.330 (CNY6.0229) |
| 1000+ | CNY4.980 (CNY5.6274) |
| 2500+ | CNY4.640 (CNY5.2432) |
包装规格:单件(切割供应)
最低: 1
多件: 1
CNY7.03 (CNY7.94 含税)
品項附註
此订单的信息已添加到您的订单确认邮件、发票和发货通知中。
产品概述
The SN74AUP1G80DCKT is a low-power single positive-edge-triggered D-type Flip-flop fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.
- Low noise - Overshoot and undershoot <lt/>10% of VCC
- Ioff Supports partial-power-down mode operation
- Schmitt-trigger action allows slow input transition and better switching noise immunity
- Suitable for point-to-point applications
- Latch-up performance exceeds 100mA per JESD 78, Class II
- 3.6V I/O Tolerant to support mixed-mode signal operation
- 5ns at 3.3V Maximum tpd
- 0.9μA Maximum low static-power consumption
- 4.3pF Typical low dynamic-power consumption
- 1.5pF Typical low input capacitance
- Green product and no Sb/Br
技术规格
逻辑系列/标号
74AUP1G80
传播延迟时间
4.2ns
输出电流
4mA
IC 外壳 / 封装
SC-70
触发类型
上升沿
电源电压最小值
800mV
逻辑芯片系列
74AUP
工作温度最小值
-40°C
合规
-
触发类型
D
频率
280MHz
封装类型
SC-70
针脚数
5引脚
芯片输出类型
反向
电源电压最大值
3.6V
逻辑芯片标号
741G80
工作温度最高值
85°C
产品范围
-
技术文档 (1)
法律与环境
原产地:
进行最后一道重要生产流程所在的地区原产地:China
进行最后一道重要生产流程所在的地区
进行最后一道重要生产流程所在的地区原产地:China
进行最后一道重要生产流程所在的地区
税则号:85423990
US ECCN:EAR99
EU ECCN:NLR
RoHS 合规:是
RoHS
RoHS 邻苯二甲酸盐合规:是
RoHS
下载产品合规证书
产品合规证书
重量(千克):.000033