产品信息
产品概述
The SN74LV595ADR is a 8-bit serial-in parallel-out Shift Register feeds an 8-bit D-type storage register. The storage register has parallel 3-state outputs. Separate clocks are provided for the shift and storage registers. The shift register has a direct overriding clear (SRCLR\) input, serial (SER) input and serial outputs for cascading. When the OE\ input is high, the outputs are in the high-impedance state. Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register always is one clock pulse ahead of the storage register. This low-drive CMOS device can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs are 5V tolerant allowing for down translation to VCC.
- Support mixed-mode voltage operation on all ports
- Ioff Supports live insertion, partial power-down mode and back-drive protection
- Shift register has direct clear
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
技术规格
74LV595
1元件
SOIC
16引脚
5.5V
74LV
-40°C
-
MSL 1 -无限制
串行至并行
8bit
SOIC
2V
三态
74595
85°C
-
No SVHC (27-Jun-2018)
技术文档 (1)
SN74LV595ADR 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:China
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书