需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY3.240 (CNY3.6612) |
10+ | CNY2.000 (CNY2.260) |
100+ | CNY1.550 (CNY1.7515) |
500+ | CNY1.540 (CNY1.7402) |
1000+ | CNY1.530 (CNY1.7289) |
2500+ | CNY1.520 (CNY1.7176) |
5000+ | CNY1.510 (CNY1.7063) |
产品信息
产品概述
The SN74LVC2G125DCTR is a dual Bus Buffer Gate with 3-state outputs. The dual bus buffer gate designed for 1.65 to 5.5V VCC operation. The outputs are disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. It is suitable for cable modem termination systems, power line communication modems, video broadcasting and infrastructure.
- Supports 5V VCC operation
- Latch-up performance exceeds 100mA per JESD 78, class II
- ESD protection exceeds JESD 22
- Maximum tpd of 4.3ns at 3.3V
- Ioff Supports live insertion, partial-power-down mode and back-drive protection
- 10µA Maximum low power consumption ICC
- ±24mA Output drive at 3.3V
- ±50mA Continuous output current
- ±100mA Continuous current through VCC or GND
- 150°C Junction temperature
警告
Device has limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
技术规格
缓冲、非反相
SSOP
8引脚
5.5V
742G125
85°C
-
No SVHC (27-Jun-2018)
74LVC2G125
SSOP
1.65V
74LVC
-40°C
-
MSL 1 -无限制
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Japan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书