需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY22.150 (CNY25.0295) |
10+ | CNY19.380 (CNY21.8994) |
25+ | CNY16.060 (CNY18.1478) |
50+ | CNY14.400 (CNY16.272) |
100+ | CNY13.300 (CNY15.029) |
250+ | CNY12.410 (CNY14.0233) |
500+ | CNY11.750 (CNY13.2775) |
1000+ | CNY11.300 (CNY12.769) |
产品信息
产品概述
The SN74LVC573APW is an octal transparent D Latch with 3-state outputs. It is designed for 1.65 to 3.6V VCC operation. It is specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels at the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The highimpedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect the internal operations of the latches.
- Support mixed-mode signal operation on all ports
- Ioff Supports live insertion, partial power down mode and back drive protection
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
技术规格
74LVC573
三态
24mA
TSSOP
1.65V
8位
74573
85°C
-
No SVHC (27-Jun-2018)
D型透明
6.9ns
TSSOP
20引脚
3.6V
74LVC
-40°C
-
MSL 1 -无限制
技术文档 (1)
SN74LVC573APW 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书