产品信息
产品概述
The SN74LVC2G125DCUR is a dual Bus Buffer Gate designed for 1.65 to 5.5V VCC operation. This device features dual line drivers with 3-state outputs. The outputs are disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor and the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. This device contains dual buffer gate device with output enable control and performs the Boolean function Y = A.
- IOFF Supports live insertion, partial-power-down mode and back-drive protection
- Allows down voltage translation
- Can be used as a down translator to translate inputs from 5.5V down to the VCC level
- Inputs accept voltages to 5.5V
- Latch-up performance exceeds 250mA per JESD 17
- 4.3ns at 3.3V Propagation delay (tpd)
- 10µA ICC Low power consumption
- ±24mA Output drive at 3.3 V
- <lt/>0.8V at VCC = 3.3V, TA = 25°C VOLP (output ground bounce)
- <gt/>2V at VCC = 3.3V, TA = 25°C VOHV (output VOH undershoot)
- Green product and no Sb/Br
技术规格
缓冲、非反相
VSSOP
8引脚
5.5V
742G125
85°C
-
74LVC2G125
VSSOP
1.65V
74LVC
-40°C
-
技术文档 (1)
SN74LVC2G125DCUR 的替代之选
找到 2 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Japan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书