需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY8.450 (CNY9.5485) |
| 10+ | CNY5.490 (CNY6.2037) |
| 50+ | CNY5.170 (CNY5.8421) |
| 100+ | CNY4.840 (CNY5.4692) |
| 250+ | CNY4.520 (CNY5.1076) |
| 500+ | CNY4.340 (CNY4.9042) |
| 1000+ | CNY4.180 (CNY4.7234) |
| 2500+ | CNY4.030 (CNY4.5539) |
产品概述
The CD74HCT573E is an octal CMOS Transparent D Latch with 3-state outputs. When the LE input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking capability of the driver.
- Balanced propagation delays and transition times
- Standard outputs drive up to 10 LS-TTL loads
- Significant power reduction compared to LS-TTL logic ICs
- Inputs are TTL-voltage compatible
技术规格
74HCT573
三态非反向
6mA
DIP
4.5V
8位
74573
125°C
-
D型透明
35ns
DIP
20引脚
5.5V
74HCT
-55°C
-
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书