需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY3.830 (CNY4.3279) |
10+ | CNY2.430 (CNY2.7459) |
100+ | CNY1.870 (CNY2.1131) |
500+ | CNY1.840 (CNY2.0792) |
1000+ | CNY1.800 (CNY2.034) |
2500+ | CNY1.660 (CNY1.8758) |
5000+ | CNY1.650 (CNY1.8645) |
产品信息
产品概述
The SN74LVC2G74QDCURQ1 is a single positive-edge-triggered D-type Flip-flop with clear and preset. It is designed for 1.65 to 5.5V VCC operation. A low level at the preset (PRE\) or clear (CLR\) input sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. This device is fully specified for partial-power-down applications using I off. The I off circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- 6.9ns at 3.3V Maximum tpd
- Ioff Supports partial-power-down mode operation
- Latch-up performance exceeds 100mA per JESD 78, class II
- 10µA Maximum low power consumption
- ±24mA Output drive at 3.3V
- Green product and no Sb/Br
技术规格
74LVC2G74
5.4ns
24mA
VSSOP
上升沿
1.65V
74LVC
-40°C
-
D
140MHz
VSSOP
8引脚
互补
5.5V
7474
125°C
-
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书