需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY34.220 (CNY38.6686) |
| 10+ | CNY31.900 (CNY36.047) |
| 25+ | CNY31.000 (CNY35.030) |
| 50+ | CNY30.260 (CNY34.1938) |
| 100+ | CNY27.340 (CNY30.8942) |
| 250+ | CNY26.800 (CNY30.284) |
| 500+ | CNY26.250 (CNY29.6625) |
产品信息
产品概述
AS4C4M32S-7BCN is a high-speed CMOS, 4M x 32bit synchronous DRAM (SDRAM) containing 128Mbits. It is internally configured as a quad 1M x 32 DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 1M x 32-bit banks is organized as 4096 rows by 256 columns by 32 bits. Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of a BankActivate command which is then followed by a Read or Write command. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. By having a programmable mode register, the system can choose the most suitable modes to maximize its performance. It is well suited for applications requiring high memory bandwidth.
- Fully synchronous operation, internal pipelined architecture
- Programmable mode, CAS latency: 2 or 3, burst length: 1, 2, 4, 8, or full page
- Burst type: sequential and interleaved, burst-read-single-write
- Burst stop function, individual byte controlled by DQM0-3
- Auto refresh and self refresh
- 4096 refresh cycles/64ms
- Single 3.3V ±0.3V power supply, LVTTL interface
- 143MHz frequency
- 90-ball TFBGA package
- Commercial temperature range from 0 to 70°C
技术规格
SDRAM
4M x 32位
TFBGA
3.3V
0°C
-
No SVHC (27-Jun-2024)
128Mbit
143MHz
90引脚
表面安装
70°C
MSL 3 - 168小时
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Taiwan
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书