8 您现在可以预订货品了
数量 | 价钱 (含税) |
---|---|
1+ | CNY1,607.550 (CNY1,816.5315) |
12+ | CNY1,575.400 (CNY1,780.202) |
产品信息
产品概述
ADF4382ABCCZ is a high-performance, ultralow jitter, fractional-N phased-locked loop (PLL) with an integrated voltage-controlled oscillator (VCO) ideally suited for the local oscillator (LO) generation for 5G applications or data converter clock applications. The high-performance PLL has a figure of merit of -239dBc/Hz, low 1/f noise, and high PFD frequency of 625MHz in integer mode that can achieve ultralow in-band noise and integrated jitter. The ADF4382A can generate frequencies in a fundamental octave range of 11.5GHz to 21GHz, thereby eliminating the need for subharmonic filters. For multiple data converter clock applications, the ADF4382A automatically aligns its output to the input reference edge by including the output divider in the PLL feedback loop. Applications include high performance data converter clocking, wireless infrastructure (MC-GSM, 5G, 6G), test and measurement.
- Fundamental output frequency range from 11.5GHz to 21GHz
- Divide by 2 output frequency range from 5.75GHz to 10.5GHz
- Divide by 4 output frequency range from 2.875GHz to 5.25GHz
- Multichip output phase alignment, 3.3V and 5V power supplies
- ADIsimPLL™ loop filter design tool support, integrated RMS jitter at 20 GHz = 31fs (ADC SNR method)
- Integrated RMS jitter at 20GHz = 20fs (integration bandwidth:100Hz to 100MHz)
- Phase noise floor is -156dBc/Hz typical at (3.3V supply group 1 pins voltage (V3.3V-1) = 3.3V)
- Spurious fPFD is -90dBc typical at (3.3V supply group 1 pins voltage (V3.3V-1) = 3.3V)
- Propagation delay temperature coefficient is 0.06ps/°C typical at (REF-SEL = 0)
- Operating temperature range from -40°C to +105°C, 48-terminal LGA package
注释
ADI 产品仅授权(和销售)给客户使用,不得转售或以其他方式转给任何第三方
技术规格
21GHz
48引脚
3.15V
-40°C
-
微波宽带合成器
LGA-EP
5.25V
105°C
No SVHC (23-Jan-2024)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Philippines
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书