需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY75.560 (CNY85.3828) |
10+ | CNY63.190 (CNY71.4047) |
25+ | CNY60.890 (CNY68.8057) |
100+ | CNY60.230 (CNY68.0599) |
250+ | CNY59.910 (CNY67.6983) |
500+ | CNY59.580 (CNY67.3254) |
1000+ | CNY59.250 (CNY66.9525) |
产品信息
产品概述
ADN4670 is a low voltage differential signalling (LVDS) clock driver that expands a differential clock input signal to 10 differential clock outputs. The device is programmable using a simple serial interface, so that one of two clock inputs can be selected (CLK0/CLK0 or CLK1/CLK1 (active high)) and any of the differential outputs (Q0/Q0 to Q9/Q9) can be enabled or disabled (tristated). The ADN4670 is designed for use in 50 ohm transmission line environments. When the enable input EN is high, the device may be programmed by clocking 11 data bits into the shift register. Application includes clock distribution networks.
- Low output skew is <lt/>30 ps (typical)
- Distributes one differential clock input to 10LVDS clock outputs
- Signalling rate up to 1.1 GHz (typical)
- 2.375V to 2.625V power supply range
- ±100mV differential input threshold, input common-mode range from rail-to-rail
- I/O pins fail-safe during power-down: VDD = 0V
- Differential input voltage is 200mV (min, VDD = 2.375V to 2.625V)
- Differential output voltage is 450mV (typ, RL = 100 ohm)
- 32 lead LFCSP-WQ package, operating temperature range from -40°C to +85°C
注释
ADI products are only authorized (and sold) for use by the customer and are not to be resold or otherwise passed on to any third party
技术规格
0
10输出
2.625V
32引脚
85°C
-
No SVHC (21-Jan-2025)
1.1GHz
2.375V
LFCSP
-40°C
-
MSL 3 - 168小时
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Philippines
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书