需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY55.340 (CNY62.5342) |
10+ | CNY54.230 (CNY61.2799) |
25+ | CNY53.120 (CNY60.0256) |
50+ | CNY52.000 (CNY58.760) |
100+ | CNY50.890 (CNY57.5057) |
250+ | CNY49.770 (CNY56.2401) |
产品信息
产品概述
CY2309SXC-1 is a CY2309 low-cost 3.3V zero delay buffer designed to distribute high speed clocks. It accepts one reference input, and drives out five low skew clocks. It has on-chip PLLs which lock to an input clock on the REF pin. The PLL feedback is on-chip and is obtained from the CLKOUT pad. This has two banks of four outputs each, which can be controlled by the select inputs. The select inputs also allow the input clock to be directly applied to the outputs for chip and system testing purposes. The PLLs enter a power-down mode when there are no rising edges on the REF input. In this state, the outputs are three-stated and the PLL is turned off, resulting in less than 25.0μA current draw for these parts.
- Compatible with CPU and PCI bus frequencies, zero input-output propagation delay
- 60ps typical cycle-to-cycle jitter (high drive), multiple low skew outputs
- 85ps typical output-to-output skew, one input drives nine outputs, grouped as 4 + 4 + 1
- Compatible with Pentium-based systems, test mode to bypass phase-locked loop (PLL)
- 16-pin SOIC (150 Mils) package
- 9-output zero delay buffer, commercial temperature range
- Operating temperature (ambient temperature) range from 0 to 70°C
技术规格
时钟缓冲器
9输出
3.6V
16引脚
70°C
-
133.33MHz
3V
SOIC
0°C
-
No SVHC (21-Jan-2025)
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Philippines
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书