1,020 您现在可以预订货品了
数量 | 价钱 (含税) |
---|---|
1+ | CNY84.680 (CNY95.6884) |
10+ | CNY78.610 (CNY88.8293) |
25+ | CNY76.160 (CNY86.0608) |
50+ | CNY74.200 (CNY83.846) |
100+ | CNY72.190 (CNY81.5747) |
250+ | CNY70.170 (CNY79.2921) |
产品信息
产品概述
MT40A512M16TB-062E:R is a DDR4 SDRAM. It is a high-speed dynamic random-access memory internally configured as an eight-bank DRAM for the x16 configuration and as a 16-bank DRAM for the x4 and x8 configurations. The DDR4 SDRAM uses an 8n-prefetch architecture to achieve high-speed operation. The 8n-prefetch architecture is combined with an interface designed to transfer two data words per clock cycle at the I/O pins. A single READ or WRITE operation for the DDR4 SDRAM consists of a single 8n-bit wide, four-clock data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins.
- 512 Meg x 16 configuration, tCK = 0.625ns, CL = 21 (cycle time)
- 8n-bit prefetch architecture, programmable data strobe preambles
- Data strobe preamble training, command/Address latency
- Multipurpose register READ and WRITE capability, write lev
- Self refresh mode, low-power auto self refresh, temperature controlled refresh
- Fine granularity refresh, self refresh abort, maximum power
- Output driver calibration, data bus inversion (DBI) for data
- Command/Address (CA) parity, data bus write cyclic redundancy check
- Per-DRAM addressability, connectivity test, JEDEC JESD-79-4 comp
- Industrial temperature range from -40°C to 95°C, 96-ball FBGA package
技术规格
DDR4
512M x 16位
FBGA
1.2V
0°C
-
No SVHC (17-Dec-2015)
8Gbit
1.6GHz
96引脚
表面安装
95°C
MSL 3 - 168小时
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Namibia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书