需要更多?
| 数量 | 价钱 (含税) |
|---|---|
| 1+ | CNY54.010 (CNY61.0313) |
| 10+ | CNY50.220 (CNY56.7486) |
| 25+ | CNY48.690 (CNY55.0197) |
| 50+ | CNY47.530 (CNY53.7089) |
| 100+ | CNY46.380 (CNY52.4094) |
| 250+ | CNY44.880 (CNY50.7144) |
| 500+ | CNY43.750 (CNY49.4375) |
产品信息
产品概述
MT46H64M16LFBF-5 IT:B is a mobile low-power DDR SDRAM. The 1Gb mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 1,073,741,824 bits. It is internally configured as a quad-bank DRAM. Each of the x16’s 268,435,456-bit banks is organized as 16,384 rows by 1024 columns by 16 bits. Each of the x32’s 268,435,456-bit banks is organized as 8192 rows by 1024 columns by 32 bits. The mobile LPDDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O.
- VDD/VDDQ = 1.70–1.95V
- Bidirectional data strobe per byte of data (DQS), differential clock inputs (CK and CK#)
- Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle
- Commands entered on each positive CK edge, 4 internal banks for concurrent operation
- DQS edge-aligned with data for READs; centre aligned with data for WRITEs
- Data masks (DM) for masking write data; one mask per byte, auto refresh and self refresh modes
- 1.8V LVCMOS-compatible inputs, clock stop capability
- 64 Meg x 16 (16 Meg x 16 x 4 banks) configuration, JEDEC-standard addressing
- 60-ball VFBGA (8mm x 9mm) package, 5ns at CL = 3 (200MHz) timing – cycle time
- Industrial operating temperature range from -40°C to +85°C
技术规格
Mobile LPDDR
4 BLK (16M x 16)
VFBGA
1.8V
-40°C
-
No SVHC (17-Dec-2015)
1Gbit
200MHz
60引脚
表面安装
85°C
MSL 3 - 168小时
技术文档 (1)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Singapore
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书