产品信息
产品概述
74LVC125APW,118 is a quad buffer/line driver with 3-state outputs controlled by the output enable inputs (n active-low OE). A HIGH on n active-low OE causes the outputs to assume a high impedance OFF-state. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in mixed 3.3V and 5V environments. The Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
- Overvoltage tolerant inputs to 5.5V
- Wide supply voltage range from 1.2V to 3.6V
- CMOS low power consumption, direct interface with TTL levels
- IOFF circuitry provides partial power-down mode operation
- Input leakage current is ±20μA max at VCC = 3.6V; VI = 5.5V or GND
- Supply current is 40μA max at VCC = 3.6V; VI = VCC or GND;IO = 0A
- Output skew time is 1.5ns max at VCC = 3.0V to 3.6V
- TSSOP14 package
- Temperature range from -40°C to +125°C
技术规格
缓冲/线路驱动器、非反相
TSSOP
14引脚
3.6V
74125
125°C
MSL 1 -无限制
74LVC125
TSSOP
1.65V
74LVC
-40°C
-
No SVHC (21-Jan-2025)
74LVC125APW,118 的替代之选
找到 1 件产品
相关产品
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:United States
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书