产品概述
74LVC2G02DP,125 is a dual 2-input NOR gate. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as translator in mixed 3.3V and 5V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. It features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V). It complies with JEDEC standard (JESD8-7 (1.65V to 1.95V), JESD8-5 (2.3V to 2. V), JESD8-B/JESD36 (2.7V to 3.6V).
- Wide supply voltage range from 1.65V to 5.5V
- 5V tolerant outputs for interfacing with 5V logic, overvoltage tolerant inputs to 5.5V
- High noise immunity, CMOS low power consumption
- IOFF circuitry provides partial power-down mode operation
- Latch-up performance exceeds 250mA, direct interface with TTL levels
- Direct interface with TTL levels, input leakage current is ±0.1μA typ at (Tamb = -40°C to +85°C)
- Supply current is 0.1μA typ at (VI = 5.5VorGND;VCC = 1.65V to 5.5V;IO = 0A, Tamb = -40°C to +85°C)
- Input capacitance is 2.5pF typ at (Tamb = -40°C to +85°C)
- Propagation delay is 3.8ns typ at (VCC = 1.65V to 1.95V, -40°C to +85°C)
- Operating temperature range from -40°C to +125°C, TSSOP8 package
警告
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
技术规格
NOR门
2Inputs
TSSOP
74LVC2G02
1.65V
无施密特触发器输入
-40°C
MSL 1 -无限制
双
8引脚
TSSOP
74LVC
5.5V
-
125°C
No SVHC (21-Jan-2025)
74LVC2G02DP,125 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书