需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY3.670 (CNY4.1471) |
10+ | CNY2.770 (CNY3.1301) |
100+ | CNY2.150 (CNY2.4295) |
500+ | CNY2.080 (CNY2.3504) |
1000+ | CNY1.990 (CNY2.2487) |
2500+ | CNY1.920 (CNY2.1696) |
5000+ | CNY1.840 (CNY2.0792) |
产品信息
产品概述
The 74AHC573D is an octal transparent D Latch pin compatible with low-power Schottky TTL (LSTTL). It consists of eight D-type transparent latches featuring separate D-type inputs for each latch and 3-state true outputs for bus oriented applications. A LE and an OE\ are common to all latches. When pin LE is high, data at the Dn inputs enters the latches. In this condition the latches are transparent, i.e. a latch output will change state each time its corresponding Dn input changes. When pin LE is low, the latches store the information that is present at the Dn inputs, after a set-up time preceding the high-to-low transition of LE. When pin OE\ is low, the contents of the 8 latches are available at the outputs. When pin OE\ is high, the outputs go to the high-impedance OFF-state. Operation of the OE\ input does not affect the state of the latches.
- Balanced propagation delays
- All inputs have a Schmitt trigger action
- Common 3-state output enable input
- Inputs accept voltages higher than VCC
- CMOS Input level
- Complies with JEDEC standard No. 7A
技术规格
74AHC573
三态非反向
25mA
SOIC
2V
8位
74573
125°C
-
No SVHC (21-Jan-2025)
D型透明
-ns
SOIC
20引脚
5.5V
74AHC
-40°C
-
MSL 1 -无限制
74AHC573D,118 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书