需要更多?
数量 | 价钱 (含税) |
---|---|
5+ | CNY5.310 (CNY6.0003) |
10+ | CNY3.400 (CNY3.842) |
100+ | CNY2.540 (CNY2.8702) |
500+ | CNY2.070 (CNY2.3391) |
1000+ | CNY1.580 (CNY1.7854) |
5000+ | CNY1.530 (CNY1.7289) |
10000+ | CNY1.490 (CNY1.6837) |
产品信息
产品概述
The 74AHC594PW is a 8-bit Si-gate CMOS Shift Register with output register. It is pin compatible with low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A. This non-inverting serial-in parallel-out shift register feeds an 8-bit D-type storage register. Separate clocks (SHCP\ and STCP\) and direct overriding clears (SHR and STR) are provided on both the shift and storage registers. A serial output (Q7S) is provided for cascading purposes. Both the shift and storage register clocks are positive-edge triggered. If the user wishes to connect both clocks together, the shift register will always be one count pulse ahead of the storage register.
- Balanced propagation delays
- All inputs have Schmitt-trigger actions
- Inputs accept voltages higher than VCC
- Independent direct overriding clears on shift and storage registers
- Independent clocks for shift and storage registers
- Latch-up performance exceeds 100mA per JESD78 class II
- CMOS Input level
- Complies with JEDEC standard No. 7A
技术规格
74AHC594
1元件
TSSOP
16引脚
5.5V
74AHC
-40°C
-
MSL 1 -无限制
串行至并行
8bit
TSSOP
2V
非反向
74594
125°C
-
No SVHC (21-Jan-2025)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书