需要更多?
数量 | 价钱 (含税) |
---|---|
5+ | CNY2.070 (CNY2.3391) |
25+ | CNY1.900 (CNY2.147) |
100+ | CNY1.410 (CNY1.5933) |
250+ | CNY1.290 (CNY1.4577) |
500+ | CNY1.060 (CNY1.1978) |
1000+ | CNY0.795 (CNY0.8984) |
产品信息
产品概述
The 74AUP1G79GV is a single positive-edge triggered D-type Flip-flop with low-power. Information on the data input is transferred to the Q output on the low-to-high transition of the clock pulse. The D input must be stable one setup time prior to the low-to-high clock transition for predictable operation. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 to 3.6V. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 to 3.6V. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
- High noise immunity
- IOFF Circuitry provides partial power-down mode operation
- Latch-up performance exceeds 100mA per JESD 78, class II
- Low noise overshoot and undershoot <lt/>10% of VCC
- 0.9μA Maximum low static power consumption
技术规格
74AUP1G79
-
20mA
SC-74A
上升沿
800mV
74AUP
-40°C
-
MSL 1 -无限制
D
309MHz
SC-74A
5引脚
非反向
3.6V
741G79
125°C
-
No SVHC (21-Jan-2025)
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书