产品信息
产品概述
74HC573PW,118 is an 8bit D-type transparent latch with 3-state outputs. This device features latch enable (LE) and output enable (active-low OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on active-low OE causes the outputs to assume a high-impedance OFF-state. Operation of the active-low OE input does not affect the state of the latches. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. It features ESD protection (HBM JESD22-A114F exceeds 2000V, MM JESD22-A115-A exceeds 200V).
- Wide supply voltage range from 2.0V to 6.0V
- CMOS low power dissipation, high noise immunity
- CMOS input level, common 3-state output enable input
- Useful as input or output port for microprocessors and microcomputers
- 3-state non-inverting outputs for bus-oriented applications
- Latch-up performance exceeds 100mA per JESD 78 Class II Level B
- Input leakage current is ±0.1μA maximum at (VI = VCC or GND; VCC = 6V, 25°C)
- Supply current is 8μA maximum at (VI = VCC or GND; IO = 0A; VCC = 6V, 25°C)
- Propagation delay is 47ns typical at (VCC = 2V, 25°C)
- Operating temperature range from -40°C to +125°C, TSSOP20 package
技术规格
74HC573
三态非反向
35mA
TSSOP
2V
8位
74573
125°C
-
No SVHC (21-Jan-2025)
D型透明
-ns
TSSOP
20引脚
6V
74HC
-40°C
-
MSL 1 -无限制
74HC573PW,118 的替代之选
找到 1 件产品
相关产品
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:United States
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书