产品信息
产品概述
74LVC1G80GV,125 is a single positive-edge triggered D-type flip-flop. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and its complement will appear at the Q output. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as translator in mixed 3.3V and 5V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. It also features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V).
- Wide supply voltage range from 1.65V to 5.5V
- Overvoltage tolerant inputs to 5.5V, high noise immunity
- CMOS low power dissipation, direct interface with TTL levels
- IOFF circuitry provides partial power-down mode operation
- Latch-up performance exceeds 250mA, complies with JEDEC standard
- Input leakage current is ±0.1μA typ at (VI = 5.5V or GND; VCC = 0V to 5.5V, Tamb = -40°C to +85°C)
- Supply current is 0.1μA typ at (VI = 5.5V or GND;VCC = 1.65V to 5.5V;IO = 0A,Tamb = -40°C to +85°C)
- Input capacitance is 5pF typical at (VCC = 3.3V; VI = GND to VCC, Tamb = -40°C to +85°C)
- Propagation delay is 3.4ns typ at (VCC = 1.65V to 1.95V, Tamb = -40°C to +85°C)
- Operating temperature range from -40°C to +125°C, 5-lead SC-74A package
警告
该产品的市场需求较大, 导致交货时间延长, 交货日期可能会有延迟.
技术规格
74LVC1G80
-
50mA
SC-74A
上升沿
1.65V
74LVC
-40°C
-
MSL 1 -无限制
D
400MHz
SC-74A
5引脚
反向
5.5V
741G80
125°C
-
No SVHC (21-Jan-2025)
74LVC1G80GV,125 的替代之选
找到 1 件产品
法律与环境
进行最后一道重要生产流程所在的地区原产地:Malaysia
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书