需要更多?
数量 | 价钱 (含税) |
---|---|
5+ | CNY0.837 (CNY0.9458) |
50+ | CNY0.801 (CNY0.9051) |
100+ | CNY0.764 (CNY0.8633) |
500+ | CNY0.655 (CNY0.7402) |
1500+ | CNY0.621 (CNY0.7017) |
产品概述
74LVC2G14GV,125 is a dual inverter with schmitt-trigger inputs. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as translator in mixed 3.3V and 5V environments. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. It complies with JEDEC standard (JESD8-7 (1.65V to 1.95V), JESD8-5 (2.3V to 2.7V), JESD8C (2.7V to 3.6V), JESD36 (4.5V to 5.5V). It features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V). It is used in applications such as wave and pulse shaper, astable multivibrator, monostable multivibrator.
- Wide supply voltage range from 1.65V to 5.5V, latch-up performance exceeds 250mA
- High noise immunity, CMOS low power dissipation
- Direct interface with TTL levels, unlimited rise and fall times
- Overvoltage tolerant inputs to 5.5V, IOFF circuitry provides partial power-down mode operation
- Input leakage current is ±0.1μA typical at (VI=5.5V or GND;VCC = 0V to 5.5V, Tamb = -40 °C to +85°C)
- Supply current is 0.1μA typ at (VI=5.5V or GND;VCC = 1.65V to 5.5V;IO = 0A, Tamb = -40°C to +85°C)
- Input capacitance is 3.5pF typical at (VCC = 3.3V; VI= GND to VCC, Tamb = -40°C to +85°C)
- Propagation delay is 5.6ns typical at (VCC = 1.65V to 1.95V, Tamb = -40°C to +85°C)
- Operating temperature range from -40°C to +125°C
- TSOP6 package
技术规格
非门
1Inputs
TSOP
74LVC2G14
1.65V
带施密特触发器输入
-40°C
MSL 1 -无限制
双
6引脚
TSOP
74LVC
5.5V
-
125°C
No SVHC (21-Jan-2025)
法律与环境
进行最后一道重要生产流程所在的地区原产地:United States
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书