需要更多?
数量 | 价钱 (含税) |
---|---|
1+ | CNY19.340 (CNY21.8542) |
10+ | CNY13.180 (CNY14.8934) |
50+ | CNY12.500 (CNY14.125) |
100+ | CNY11.820 (CNY13.3566) |
250+ | CNY11.170 (CNY12.6221) |
500+ | CNY10.680 (CNY12.0684) |
1000+ | CNY9.560 (CNY10.8028) |
2500+ | CNY8.720 (CNY9.8536) |
产品信息
产品概述
The PCA9511ADP is a hot swappable I²C-bus and SMBus Buffer that allows I/O card insertion into a live backplane without corrupting the data and clock buses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle occurs on the backplane without bus contention on the card. When the connection is made, this provides bidirectional buffering, keeping the backplane and card capacitances isolated. Its rise time accelerator circuitry allows the use of weaker DC pull-up currents while still meeting rise time requirements. It incorporates a digital ENABLE input pin, which enables the device when asserted HIGH and forces the device into a low current mode when asserted LOW and an open-drain READY output pin, which indicates that the backplane and card sides are connected together or not. During insertion, buffer SDA and SCL lines are pre-charged to 1V to minimize the current required to charge the parasitic capacitance of the chip.
- Compatible with I²C-bus Standard-mode, I²C-bus Fast-mode and SMBus standards
- Active HIGH ENABLE input
- Active HIGH READY open-drain output
- Supporting clock stretching and multiple master arbitration/synchronization
- Built-in ∆V/∆t rise time accelerators
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100mA
- 0Hz to 400kHz Clock frequency
技术规格
双向
TSSOP
8引脚
5.5V
-
85°C
-
No SVHC (27-Jun-2024)
-
TSSOP
2.7V
-
-40°C
-
MSL 1 -无限制
法律与环境
进行最后一道重要生产流程所在的地区原产地:Thailand
进行最后一道重要生产流程所在的地区
RoHS
RoHS
产品合规证书